

## PIC12F635

# PIC12F635 Silicon Errata and Data Sheet Clarification

The PIC12F635 devices that you have received conform functionally to the current Device Data Sheet (DS41232**D**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC12F635 silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (B3).

Data Sheet clarifications and corrections start on page 5, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB<sup>®</sup> IDE and Microchip's programmers, debuggers, and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with MPLAB ICD 2 or PICkit<sup>™</sup> 3:

- Using the appropriate interface, connect the device to the MPLAB ICD 2 programmer/ debugger or PICkit™ 3.
- From the main menu in MPLAB IDE, select <u>Configure>Select Device</u>, and then select the target part number in the dialog box.
- Select the MPLAB hardware tool (<u>Debugger>Select Tool</u>).
- Perform a "Connect" operation to the device (<u>Debugger>Connect</u>). Depending on the development tool used, the part number and Device Revision ID value appear in the **Output** window.

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVREV values for the various PIC12F635 silicon revisions are shown in Table 1.

## TABLE 1: SILICON DEVREY VALUES

| Part Number | Device ID <sup>(1)</sup> | Revision ID for Silicon Revision <sup>(2)</sup> |    |    |  |
|-------------|--------------------------|-------------------------------------------------|----|----|--|
| Fait Number | Device ID.               | <b>A</b> 1                                      | B2 | В3 |  |
| PIC12F635   | 00 1111 101x xxxx        | 1                                               | 4  | 5  |  |

Note 1: The device and revision data is stored in the Device ID located at 2006h in program memory.

2: Refer to the "PIC12F6XX/16F6XX Memory Programming Specification" (DS41204) for detailed information on Device and Revision IDs for your specific device.

## PIC12F635

## TABLE 2: SILICON ISSUE SUMMARY

| Module | Feature         | Item   | Issue Summary -                                          |   | Affected Revisions |    |  |
|--------|-----------------|--------|----------------------------------------------------------|---|--------------------|----|--|
| Wodule | reature         | Number |                                                          |   | B2                 | В3 |  |
| WDT    | Prescaler       | 1.1    | Spurious resets when modifying the prescaler assignment. | Х |                    |    |  |
| WDT    | Prescaler       | 1.2    | Spurious resets when modifying the prescaler assignment. | Х | Х                  | Х  |  |
| EEPROM | EEIF Flag       | 2.     | Flag inadvertently cleared.                              | Χ |                    |    |  |
| WUR    | Wake-up Reset   | 3.     | Power-up Timer not used on wake-up Reset.                | Х |                    |    |  |
| IESO   | Clock Switching | 4.     | Processor may not wake if no external oscillator.        | Χ |                    |    |  |

## Silicon Errata Issues

Note:

This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (**B3**).

## 1. Module: Resets

## 1.1 Resets (when WDT times out)

Modifying the settings of the shared Timer0 and Watch-dog Timer prescaler may cause device Resets. If the OPTION\_REG bits: PS<2:0> are changed from any other value to '000', multiple spurious Resets can occur when the WDT times out. These Resets can occur even when the PSA bit is clear, assigning the prescaler to the Timer0.

### **Work around**

If a CLRWDT instruction is issued before the WDT times out and before the OPTION register PS<2:0> bits are modified, this problem is eliminated.

### **Affected Silicon Revisions**

| <b>A</b> 1 | B2 | В3 |  |  |  |
|------------|----|----|--|--|--|
| Χ          |    |    |  |  |  |

## 1.2 Timer0 and WDT Prescaler Assignment Spurious Reset

A Spurious Reset may occur if the Timer0/Watchdog Timer (WDT) prescaler is assigned from the WDT to Timer0 and then back to the WDT.

#### Summary

The issue only arises when all of the below conditions are met:

- Timer0 external clock input (TOCKI) is enabled.
- The Prescaler is assigned to the WDT, then to the Timer0 and back to the WDT.
- During the assignments, the TOCKI pin is high when bit TOSE is set, or low when TOSE is clear.
- The 1:1 Prescaler option is chosen.

## Description

On a POR, the Timer0/WDT prescaler is assigned to the WDT. If the prescaler is reassigned to Timer0 and Timer0 external clock input (TOCKI) is enabled, then the prescaler would be clocked by a transition on the TOCKI pin. On power-up, the TOCKI pin is (by default) enabled for Timer0 in the OPTION register.

If the TOCKI pin is:

- High and Timer0 is configured to transition on a falling edge (TOSE set), or
- Low and Timer0 is configured to transition on a rising edge (TOSE clear)

Then, if the prescaler is reassigned to the WDT, a clock pulse to the prescaler will be generated on the reassignment.

If the prescaler is configured for the 1:1 option, the clock pulse will incorrectly cause a WDT Time-out Reset of the device.

### Work around

- 1. Disable the Timer0 external clock input by clearing the TOCKI bit in the OPTION register.
- Modify the TOSE bit in the OPTION register to the opposite configuration for the logic level on the TOCKI pin.
- Select a prescaler rate, other than 1:1, and issue a CLRWDT instruction before switching to the final prescaler rate.

## **Affected Silicon Revisions**

| <b>A1</b> | B2 | В3 |  |  |  |
|-----------|----|----|--|--|--|
| Χ         | Χ  | Χ  |  |  |  |

## 2. Module: Data EEPROM Memory

The EEIF flag may be cleared inadvertently when performing operations on the PIR1 register, simultaneously with the completion of a data EEPROM write. This condition occurs when the data EEPROM write timer completes at the same moment that the PIR1 register operation is executed. Register operations are those that have the PIR1 register as the destination and include, but are not limited to, BSF, BCF, ANDWF, IORWF and XORWF.

## Work around

- 1. Avoid operations on the PIR1 register when writing to the data EEPROM memory.
- Poll the WR bit (EECON1<1>) to determine when the write is complete.
- 3. Use a timer interrupt to catch any instances when the EEIF flag is inadvertently cleared. The timer interrupt should be set longer than 8 ms. If EEIF fails, then the timer interrupt occurs as a default time out. The WR and WRERR flags are checked as part of the timer Interrupt Service Routine to verify the data EEPROM write success.

## PIC12F635

4. If periodic interrupts are occurring in addition to the EEIF interrupts, then use a secondary flag to sense write completion. The secondary flag is set whenever data EEPROM writes are active. A data EEPROM write completion is indicated when the secondary flag is set and the WR flag is clear.

### Affected Silicon Revisions

| <b>A</b> 1 | B2 | В3 |  |  |  |
|------------|----|----|--|--|--|
| Χ          |    |    |  |  |  |

## 3. Module: Wake-up Reset (WUR)

If a Wake-up Reset occurs when the Wake-up Reset (WURE) and Power-up Timer (PWTRE) Configuration bits are enabled, then there will not be a 72 ms time delay from the Power-up Timer, as expected.

## Work around

None.

### **Affected Silicon Revisions**

| A1 | B2 | В3 |  |  |  |
|----|----|----|--|--|--|
| Х  |    |    |  |  |  |

## 4. Module: Internal/External Clock Switch Over (IESO)

If a Wake-up Reset occurs when the Wake-up Reset (WURE) and Internal/External Clock Switch Over (IESO) Configuration bits are enabled and there is no external clock applied to the chip when in the XT/HS configurations, the processor will remain in Reset and not begin executing instructions.

## Work around

There is no work around for revision A silicon for this errata. However, this issue was corrected for revision B silicon. If a Wake-up Reset occurs when the Wake-up Reset and Internal/External Clock Switch Over Configuration bits are enabled in revision B silicon and Wake-up Reset occurs, the chip will wake up and reset as expected.

## **Affected Silicon Revisions**

|   | <b>A1</b> | B2 | В3 |  |  |  |
|---|-----------|----|----|--|--|--|
| ſ | Χ         |    |    |  |  |  |

## **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS41232 $\mathbf{D}$ ):

**Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

None.

## APPENDIX A: DOCUMENT REVISION HISTORY

## Rev A Document (8/2004)

Issue 1 – When OPTION\_REG bits, PS<2:0>, are clear, multiple spurious Resets can occur when the WDT times out.

Added Clarification/Corrections to the Data Sheet, Issues 1, 2 and 3 (changed to 8-pin MF saw singulated packaging).

## Rev B Document (11/2004)

Added Module 2, "Data EEPROM Memory" for PIC12F635 silicon.

#### Rev C Document (01/2005)

Revised Modules 1 and 2.

Deleted Clarifications/Corrections to the Data Sheet. Data Sheet has been updated.

## Rev D Document (07/2005)

Data Sheet Clarifications/Corrections Section: Added Module 1: New 4x4 DFN Package added.

## Rev E Document (10/2005)

Data Sheet Clarifications/Corrections Section: Replaced 8-Lead Plastic Dual Flat No Lead Package 4x4 (DFN).

## Rev F Document (02/2006)

Data Sheet Clarifications/Corrections section: Added Module 2: I/O Pins.

## Rev G Document (03/2006)

Data Sheet Clarifications/Corrections section: Added Module 3: Data EEPROM Memory; Added Module 4: Electrical Specifications.

## Rev H Document (06/14/06)

Added Module 3: "Wake-up Reset", and Module 4: "Internal/External Clock Switch Over".

## Rev J Document (04/2007)

Data Sheet Clarifications/Corrections section: Removed Data Sheet Modules per data sheet update.

## Rev K Document (09/2009)

Updated the errata to the new format; Added item 1.2, "Timer0 and WDT Prescaler Assignment Spurious Reset"; Deleted the "Date Codes" section; Added new paragraph to Module 1; Other minor corrections.

## Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, PIC<sup>32</sup> logo, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

QUALITY MANAGEMENT SYSTEM

CERTIFIED BY DNV

ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



## WORLDWIDE SALES AND SERVICE

#### **AMERICAS**

**Corporate Office** 

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca. IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto

Mississauga, Ontario,

Canada

Tel: 905-673-0699 Fax: 905-673-6509

## ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

China - Zhuhai

Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4080

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-6578-300 Fax: 886-3-6578-370 Taiwan - Kaohsiung

Tel: 886-7-536-4818

Fax: 886-7-536-4803

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351

Fax: 66-2-694-1350

## **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** 

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

03/26/09